RUPRECHT-KARLS-UNIVERSITÄT HEIDELBERG



# Exercise: The MOS Transistor

### Prof. Dr. P. Fischer

### Lehrstuhl für Schaltungstechnik und Simulation Uni Heidelberg

CCS Exercise: MOS Transistor

© P. Fischer, ZITI, Uni Heidelberg Page1

## Exercise 1: Simple MOS (Level 1 model)

- We want to simulate a MOS with a very simple model (as the formula shown in the lecture)
- Create a schematic which allows you to set V<sub>G</sub> and V<sub>D</sub> of a MOS:
- Use 'nmos4' from 'analogLib'
- Attach the model 'nmossimple' (see diode exercise. Add path!)



```
.model nmossimple nmos level=1
+ cox=1e-3 kp=100e-6 lambda=0.1 tox=10e-9 gamma=0.5
vto=0.5
```

Plot

RUPRECHT-KARLS-UNIVERSITÄT

HEIDELBERG

- $I_D$  for  $V_G$ =0..2 V with  $V_D$ =2V (Transfer characteristic)
- $\sqrt{I_D}$  for V<sub>G</sub>=0..2 V with V<sub>D</sub>=2V (Sqrt of transfer characteristic)
- $I_D$  for  $V_D=0..2$  V with  $V_G=1V$  (Output characteristic)







- Transfer (linear y scale)
  - Current at  $V_G = 1.5V$  is  $I_D = K/2 (V_G - V_T)^2 (1 + \lambda V_D)$   $= 50 \times 1 \times (1 + 0.1 \times 2) \mu A$  $= 50 \times 1.2 \mu A = 60 \mu A$
- Sqrt(..) plot shows exact quadratic behaviour ('level 1 model')

- Output Char. shows Early effect
  - Current at kink is  $I_D = K/2 (V_G - V_T)^2 (1 + \lambda V_D)$ = 50 × 0.5<sup>2</sup> × (1+0.1×0.5) µA = 12.5 × (1.05) µA



- Sweep  $I_D$  for  $V_D$ =0..2 V with  $V_G$ =1V, 1.5V, 2V
- What are the slopes at high drain voltages ?
- Do they correspond to what you expect ?



20.0

16.0

12.0

8.0

4.0

0.0

0.0

3



Saturation point increases

Current increases



Vdrain

.5

#### RUPRECHT-KARLS-UNIVERSITÄT HEIDELBERG

## Exercise 3: A real MOS

- Now use the model 'nmos' provided in the file MOSLib.lib on the course web site (this MOS should be operated below 2V)
- Compare the transfer curves of a 'nmossimple' and 'nmos'
  - Are they both exactly quadratic?
  - What happens at low gate voltages (below threshold)? Do a logarithmic plot!







- Real MOS is not quadratic
  - Velocity saturation at high Gate voltages
  - Current >0 in weak inversion (below threshold)

#### RUPRECHT-KARLS-UNIVERSITÄT HEIDELBERG

## Exercise 4: Sizing the MOS

- Set the properties W and L of both types of MOS to WL
- Compare the output characteristics for W,L=1u and W,L=10u for both MOS
  - Is there a change in output resistance if you change the geometry?





 For the real MOS, the output resistance increases, when L is increased

 For the 'nmossimple', there is NO difference (both curves are the same).
 This model is clearly too simplistic!

CCS Exercise: Transfer Functions & Filters

## Exercise 5: PMOS

- Simulate transfer and output characteristic for a PMOS
  - Note that the source of the transistor is now ,on top'
  - Gate and drain must be negative with respect to source
- Simulate in parallel a NMOS of the same size.
  - Plot the drain current of NMOS and PMOS simultaneously.
  - How big is the difference?
  - Does that fit the model?





### Here for simple models:



### Ratio is exactly 3, the ratio of the kp parameters

CCS Exercise: Transfer Functions & Filters

© P. Fischer, ZITI, Uni Heidelberg Page 11

### Exercise 6: Do Formulae match?

A MOS with width W and length L is cut in two devices with lengths αL and (1-α)L:



- The series connection must behave as the single device!
- Assume a large VD. In which regimes do the 2 MOS operate (lin. / sat.?). Write down the formulae for ID1 and ID2
- The currents must be equal. Find  $\alpha$ . Then find ID1 (=ID2)
- Is this the current of the single MOS?
- How large is V1 for  $\alpha$ =5/9 ?

RUPRECHT-KARLS-UNIVERSITÄT

HEIDELBERG

### Solution 6:

In[63]:= ILin[Vgs\_, Vds\_] = (Vgs - Vt) Vds -  $\frac{1}{2}$  Vds<sup>2</sup>; ISat[Vgs\_, Vds\_] =  $\frac{1}{2}$  (Vgs - Vt)<sup>2</sup>;

$$\ln[91] = EQ1 = \frac{W}{\alpha L} ILin[VG, V1] = \frac{W}{(1-\alpha) L} ISat[VG - V1, VD - V1] // Simplify$$

Out[91]= 
$$\frac{W(V1^2 - 2V1(VG - Vt) + (VG - Vt)^2\alpha)}{L(-1 + \alpha)\alpha} = 0$$

- These expressions do not yet contain W/L
  We set K=1 for simplicity
  - Lower MOS is in linear region, drain voltage is V1
  - Upper MOS is in saturation. Vgs and Vds are relative to VS, in this case V1!

$$\begin{aligned} &\ln[\alpha_{7}]_{=} \alpha \text{sol} = \alpha /. \text{ First@Solve[EQ1, \alpha] (* find \alpha *)} \\ &\text{Out[67]_{=} \frac{-\text{V1}^{2} + 2 \text{ V1 VG} - 2 \text{ V1 Vt}}{(\text{VG} - \text{Vt})^{2}} & (\text{find } \alpha \text{ for a } given \text{V1!}) \\ &\text{In[69]_{=} I2 = \frac{W}{\alpha \text{ L}} \text{ ILin[VG, V1] /. } \alpha \rightarrow \alpha \text{sol } // \text{ Simplify (* Find current *)} \\ &\text{Out[69]_{=} \frac{(\text{VG} - \text{Vt})^{2} W}{2 \text{ L}} \\ &\text{In[71]_{=} I2 = \frac{W}{L} \text{ ISat[VG, VD] } // \text{ Simplify (* Compare to single MOS *)} & \text{Great: everything is consistent} \\ &\text{Out[71]_{=} True} \\ &\text{In[72]_{=} $Assumptions = VG > Vt; \\ &\text{In[73]_{=} VIsol = V1 /. First@Solve[EQ1, V1] // Simplify} \\ &\text{Out[73]_{=} - (VG - Vt) (-1 + \sqrt{1 - \alpha}) \\ &\text{In[74]_{=} VIsol /. } \alpha \rightarrow 5/9 \end{aligned}$$

 $Out[74]= \frac{VG - Vt}{3}$ 

CCS Exercise: Transfer Functions & Filters

## Solution 6 – remark:

• This is also consistent, if both are in linear region:

#### Both in linear regime:

$$In[12] = EQ1 = \frac{W}{\alpha L} ILin[VG, V1] = \frac{W}{(1 - \alpha) L} ILin[VG - V1, VD - V1] // FullSimplify$$
$$Out[12] = \frac{V1 (V1 - 2 VG + 2 Vt) W - VD (VD - 2 VG + 2 Vt) W \alpha}{L (-1 + \alpha) \alpha} = 0$$

$$\ln[13]:= \alpha \text{ sol} = \alpha / . \text{ First@Solve[EQ1, \alpha]} (* \text{ find } \alpha *)$$

$$Out[13] = -\frac{VI (VI - 2 VG + 2 VT)}{VD (-VD + 2 VG - 2 VT)}$$

 $In[14]:= I2 = \frac{W}{\alpha L} ILin[VG, V1] / . \alpha \rightarrow \alpha sol // Simplify (* Find current *)$  $Out[14]= -\frac{VD (VD - 2 VG + 2 Vt) W}{2 L}$  $In[15]:= I2 = \frac{W}{L} ILin[VG, VD] // Simplify (* Compare to single MOS *)$ 

Out[15]= True